ꢀ
ꢁ
ꢂ
ꢃ
ꢄ
ꢅ
ꢆ
ꢇ
ꢈ
ꢂ
ꢃ
ꢉ
ꢊ
ꢀ
ꢉ ꢌꢉ ꢍꢅ ꢎꢏꢆ ꢇ ꢈ ꢍꢏꢐ ꢆ ꢑꢒꢓ ꢐ ꢀꢆ ꢒꢑꢒꢔ ꢆ ꢑꢎꢁꢀ ꢕꢒ ꢐ ꢅꢒ ꢑ
ꢁ
ꢋ
ꢃ
ꢄ
ꢅ
ꢆ
ꢇ
ꢈ
ꢂ
ꢃ
ꢉ
ꢀ
ꢀ
ꢖ
ꢐ
ꢆ
ꢗ
ꢉ
ꢍ
ꢀ
ꢆ
ꢎ
ꢆ
ꢒ
ꢘ
ꢙ
ꢆ
ꢚ
ꢙ
ꢆ
SCBS148C − MAY 1992 − REVISED JULY 1995
SN54LVT16543 . . . WD PACKAGE
SN74LVT16543 . . . DGG OR DL PACKAGE
(TOP VIEW)
D State-of-the-Art Advanced BiCMOS
Technology (ABT) Design for 3.3-V
Operation and Low-Static Power
Dissipation
1OEAB
1LEAB
1CEAB
GND
1OEBA
1LEBA
1CEBA
GND
1B1
1B2
1
2
3
4
5
6
7
8
9
56
55
54
53
52
51
50
49
48
D Members of the Texas Instruments
Widebus Family
D Support Mixed-Mode Signal Operation (5-V
Input and Output Voltages With 3.3-V V
)
1A1
1A2
CC
D Support Unregulated Battery Operation
V
V
Down to 2.7 V
CC
CC
1A3
1A4
1B3
1B4
D Typical V
(Output Ground Bounce)
OLP
< 0.8 V at V
= 3.3 V, T = 25°C
CC
A
1A5 10
47 1B5
D ESD Protection Exceeds 2000 V Per
MIL-STD-883C, Method 3015; Exceeds
200 V Using Machine Model
GND
1A6
GND
1B6
11
12
46
45
1A7 13
1A8 14
2A1 15
2A2 16
2A3 17
GND 18
2A4 19
2A5 20
2A6 21
44 1B7
43 1B8
42 2B1
41 2B2
40 2B3
39 GND
38 2B4
37 2B5
36 2B6
(C = 200 pF, R = 0)
D Latch-Up Performance Exceeds 500 mA
Per JEDEC Standard JESD-17
D Bus-Hold Data Inputs Eliminate the Need
for External Pullup Resistors
D Support Live Insertion
D Distributed V
and GND Pin Configuration
Minimizes High-Speed Switching Noise
CC
V
22
35
V
CC
CC
D Flow-Through Architecture Optimizes
2A7 23
34 2B7
PCB Layout
2A8 24
33 2B8
D Package Options Include Plastic 300-mil
Shrink Small-Outline (DL) and Thin Shrink
Small-Outline (DGG) Packages and 380-mil
Fine-Pitch Ceramic Flat (WD) Package
Using 25-mil Center-to-Center Spacings
GND 25
32 GND
31 2CEBA
30 2LEBA
29 2OEBA
2CEAB 26
2LEAB 27
2OEAB 28
description
The ’LVT16543 are 16-bit registered transceivers designed for low-voltage (3.3-V) V
operation, but with the
CC
capability to provide a TTL interface to a 5-V system environment. These devices can be used as two 8-bit
transceivers or one 16-bit transceiver. Separate latch-enable (LEAB or LEBA) and output-enable (OEAB or
OEBA) inputs are provided for each register to permit independent control in either direction of data flow.
The A-to-B enable (CEAB) input must be low in order to enter data from A or to output data from B. If CEAB
is low and LEAB is low, the A-to-B latches are transparent; a subsequent low-to-high transition of LEAB puts
the A latches in the storage mode. With CEAB and OEAB both low, the 3-state B outputs are active and reflect
the data present at the output of the A latches. Data flow from B to A is similar but requires using the CEBA,
LEBA, and OEBA inputs.
Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
Widebus is a trademark of Texas Instruments Incorporated.
Copyright 1995, Texas Instruments Incorporated
ꢙ ꢁ ꢄꢒꢀꢀ ꢘ ꢆꢗ ꢒꢑꢖ ꢐꢀ ꢒ ꢁ ꢘꢆꢒꢔ ꢛꢜ ꢝꢞ ꢟꢠꢡ ꢢꢣꢤ ꢥꢛ ꢡꢠ ꢥꢛꢦ ꢝꢥꢞ ꢚꢑ ꢘ ꢔ ꢙ ꢕꢆ ꢐꢘ ꢁ
ꢛ
ꢔ
ꢎ
ꢆ
ꢎ
ꢝ
ꢥ
ꢧ
ꢠ
ꢨ
ꢣ
ꢦ
ꢛ
ꢝ
ꢠ
ꢥ
ꢡ
ꢢ
ꢨ
ꢨ
ꢤ
ꢥ
ꢛ
ꢦ
ꢞ
ꢠ
ꢧ
ꢩ
ꢢ
ꢪ
ꢫ
ꢝ
ꢡ
ꢦ
ꢛ
ꢝ
ꢠ
ꢥ
ꢟ
ꢦ
ꢤ
ꢌ
ꢚ
ꢨ
ꢠ
ꢟ
ꢢ
ꢡ
ꢛ
ꢞ
ꢡ
ꢠ
ꢥ
ꢧ
ꢠ
ꢨ
ꢣ
ꢛ
ꢠ
ꢞ
ꢩ
ꢤ
ꢡ
ꢝ
ꢧ
ꢝ
ꢡ
ꢦ
ꢛ
ꢝ
ꢠ
ꢥ
ꢞ
ꢩ
ꢤ
ꢨ
ꢛ
ꢜ
ꢤ
ꢛ
ꢤ
ꢨꢣ
ꢞ
ꢠ
ꢧ
ꢆꢤꢬ
ꢦ
ꢞ
ꢐ
ꢥ
ꢞ
ꢛ
ꢨ
ꢢ
ꢣ
ꢤ
ꢥ
ꢛ
ꢞ
ꢞꢛ
ꢦ
ꢥ
ꢟ
ꢦꢨ
ꢟ
ꢭ
ꢦ
ꢨ
ꢨ
ꢦ
ꢥ
ꢛ
ꢮꢌ
ꢚ
ꢨ
ꢠ
ꢟ
ꢢ
ꢡ
ꢛ
ꢝ
ꢠ
ꢥ
ꢩꢦ ꢨ ꢦ ꢣ ꢤ ꢛ ꢤ ꢨ ꢞ ꢌ
ꢩ
ꢨ
ꢠ
ꢡ
ꢤ
ꢞ
ꢞ
ꢝ
ꢥ
ꢯ
ꢟ
ꢠ
ꢤꢞ
ꢥ
ꢠ
ꢛ
ꢥ
ꢤ
ꢡꢤ
ꢞ
ꢞ
ꢦ
ꢨ
ꢝ
ꢫ
ꢮ
ꢝ
ꢥ
ꢡ
ꢫ
ꢢ
ꢟ
ꢤ
ꢛ
ꢤ
ꢞ
ꢛ
ꢝ
ꢥ
ꢯ
ꢠ
ꢧ
ꢦ
ꢫ
ꢫ
1
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
POST OFFICE BOX 1443 • HOUSTON, TEXAS 77251−1443