5秒后页面跳转
74LVT16543DGGRG4 PDF预览

74LVT16543DGGRG4

更新时间: 2024-11-17 20:54:23
品牌 Logo 应用领域
德州仪器 - TI 信息通信管理光电二极管输出元件逻辑集成电路
页数 文件大小 规格书
12页 529K
描述
LVT SERIES, DUAL 8-BIT REGISTERED TRANSCEIVER, TRUE OUTPUT, PDSO56, GREEN, TSSOP-56

74LVT16543DGGRG4 技术参数

是否无铅: 含铅是否Rohs认证: 符合
生命周期:Obsolete零件包装代码:TSSOP
包装说明:GREEN, TSSOP-56针数:56
Reach Compliance Code:unknownHTS代码:8542.39.00.01
风险等级:5.62系列:LVT
JESD-30 代码:R-PDSO-G56JESD-609代码:e4
长度:14 mm逻辑集成电路类型:REGISTERED BUS TRANSCEIVER
湿度敏感等级:1位数:8
功能数量:2端口数量:2
端子数量:56最高工作温度:85 °C
最低工作温度:-40 °C输出特性:3-STATE
输出极性:TRUE封装主体材料:PLASTIC/EPOXY
封装代码:TSSOP封装形状:RECTANGULAR
封装形式:SMALL OUTLINE峰值回流温度(摄氏度):260
传播延迟(tpd):8.1 ns认证状态:Not Qualified
座面最大高度:1.2 mm最大供电电压 (Vsup):3.6 V
最小供电电压 (Vsup):2.7 V标称供电电压 (Vsup):3.3 V
表面贴装:YES技术:BICMOS
温度等级:INDUSTRIAL端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)
端子形式:GULL WING端子节距:0.5 mm
端子位置:DUAL处于峰值回流温度下的最长时间:NOT SPECIFIED
宽度:6.1 mmBase Number Matches:1

74LVT16543DGGRG4 数据手册

 浏览型号74LVT16543DGGRG4的Datasheet PDF文件第2页浏览型号74LVT16543DGGRG4的Datasheet PDF文件第3页浏览型号74LVT16543DGGRG4的Datasheet PDF文件第4页浏览型号74LVT16543DGGRG4的Datasheet PDF文件第5页浏览型号74LVT16543DGGRG4的Datasheet PDF文件第6页浏览型号74LVT16543DGGRG4的Datasheet PDF文件第7页 
ꢉ ꢌꢉ ꢍꢅ ꢎꢏꢆ ꢇ ꢈ ꢍꢏꢐ ꢆ ꢑꢒꢓ ꢐ ꢀꢆ ꢒꢑꢒꢔ ꢆ ꢑꢎꢁꢀ ꢕꢒ ꢐ ꢅꢒ ꢑ  
SCBS148C − MAY 1992 − REVISED JULY 1995  
SN54LVT16543 . . . WD PACKAGE  
SN74LVT16543 . . . DGG OR DL PACKAGE  
(TOP VIEW)  
D State-of-the-Art Advanced BiCMOS  
Technology (ABT) Design for 3.3-V  
Operation and Low-Static Power  
Dissipation  
1OEAB  
1LEAB  
1CEAB  
GND  
1OEBA  
1LEBA  
1CEBA  
GND  
1B1  
1B2  
1
2
3
4
5
6
7
8
9
56  
55  
54  
53  
52  
51  
50  
49  
48  
D Members of the Texas Instruments  
WidebusFamily  
D Support Mixed-Mode Signal Operation (5-V  
Input and Output Voltages With 3.3-V V  
)
1A1  
1A2  
CC  
D Support Unregulated Battery Operation  
V
V
Down to 2.7 V  
CC  
CC  
1A3  
1A4  
1B3  
1B4  
D Typical V  
(Output Ground Bounce)  
OLP  
< 0.8 V at V  
= 3.3 V, T = 25°C  
CC  
A
1A5 10  
47 1B5  
D ESD Protection Exceeds 2000 V Per  
MIL-STD-883C, Method 3015; Exceeds  
200 V Using Machine Model  
GND  
1A6  
GND  
1B6  
11  
12  
46  
45  
1A7 13  
1A8 14  
2A1 15  
2A2 16  
2A3 17  
GND 18  
2A4 19  
2A5 20  
2A6 21  
44 1B7  
43 1B8  
42 2B1  
41 2B2  
40 2B3  
39 GND  
38 2B4  
37 2B5  
36 2B6  
(C = 200 pF, R = 0)  
D Latch-Up Performance Exceeds 500 mA  
Per JEDEC Standard JESD-17  
D Bus-Hold Data Inputs Eliminate the Need  
for External Pullup Resistors  
D Support Live Insertion  
D Distributed V  
and GND Pin Configuration  
Minimizes High-Speed Switching Noise  
CC  
V
22  
35  
V
CC  
CC  
D Flow-Through Architecture Optimizes  
2A7 23  
34 2B7  
PCB Layout  
2A8 24  
33 2B8  
D Package Options Include Plastic 300-mil  
Shrink Small-Outline (DL) and Thin Shrink  
Small-Outline (DGG) Packages and 380-mil  
Fine-Pitch Ceramic Flat (WD) Package  
Using 25-mil Center-to-Center Spacings  
GND 25  
32 GND  
31 2CEBA  
30 2LEBA  
29 2OEBA  
2CEAB 26  
2LEAB 27  
2OEAB 28  
description  
The ’LVT16543 are 16-bit registered transceivers designed for low-voltage (3.3-V) V  
operation, but with the  
CC  
capability to provide a TTL interface to a 5-V system environment. These devices can be used as two 8-bit  
transceivers or one 16-bit transceiver. Separate latch-enable (LEAB or LEBA) and output-enable (OEAB or  
OEBA) inputs are provided for each register to permit independent control in either direction of data flow.  
The A-to-B enable (CEAB) input must be low in order to enter data from A or to output data from B. If CEAB  
is low and LEAB is low, the A-to-B latches are transparent; a subsequent low-to-high transition of LEAB puts  
the A latches in the storage mode. With CEAB and OEAB both low, the 3-state B outputs are active and reflect  
the data present at the output of the A latches. Data flow from B to A is similar but requires using the CEBA,  
LEBA, and OEBA inputs.  
Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
Widebus is a trademark of Texas Instruments Incorporated.  
Copyright 1995, Texas Instruments Incorporated  
ꢙ ꢁ ꢄꢒꢀꢀ ꢘ ꢆꢗ ꢒꢑꢖ ꢐꢀ ꢒ ꢁ ꢘꢆꢒꢔ ꢛꢜ ꢝꢞ ꢟꢠꢡ ꢢꢣꢤ ꢥꢛ ꢡꢠ ꢥꢛꢦ ꢝꢥꢞ ꢚꢑ ꢘ ꢔ ꢙ ꢕꢆ ꢐꢘ ꢁ  
ꢨꢣ  
ꢆꢤꢬ  
ꢞꢛ  
ꢦꢨ  
ꢮꢌ  
ꢩꢦ ꢨ ꢦ ꢣ ꢤ ꢛ ꢤ ꢨ ꢞ ꢌ  
ꢤꢞ  
ꢡꢤ  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
POST OFFICE BOX 1443 HOUSTON, TEXAS 77251−1443  

与74LVT16543DGGRG4相关器件

型号 品牌 获取价格 描述 数据表
74LVT16543MEA FAIRCHILD

获取价格

Low Voltage 16-Bit Registered Transceiver with 3-STATE Outputs
74LVT16543MEAX FAIRCHILD

获取价格

Dual 8-bit Bus Transceiver
74LVT16543MTD FAIRCHILD

获取价格

Low Voltage 16-Bit Registered Transceiver with 3-STATE Outputs
74LVT16543MTDX FAIRCHILD

获取价格

Dual 8-bit Bus Transceiver
74LVT16646 FAIRCHILD

获取价格

Low Voltage 16-Bit Transceiver/Register with 3-STATE Outputs
74LVT16646A NXP

获取价格

3.3V ABT 16-bit bus transceiver 3-State
74LVT16646ADGG NXP

获取价格

3.3V ABT 16-bit bus transceiver 3-State
74LVT16646ADGGS NXP

获取价格

暂无描述
74LVT16646ADGG-T NXP

获取价格

IC LVT SERIES, DUAL 8-BIT REGISTERED TRANSCEIVER, TRUE OUTPUT, PDSO56, Bus Driver/Transcei
74LVT16646ADG-T NXP

获取价格

IC LVT SERIES, DUAL 8-BIT TRANSCEIVER, TRUE OUTPUT, PDSO56, Bus Driver/Transceiver