5秒后页面跳转
74LVC2G125GT PDF预览

74LVC2G125GT

更新时间: 2024-11-19 04:47:51
品牌 Logo 应用领域
恩智浦 - NXP 驱动器逻辑集成电路光电二极管
页数 文件大小 规格书
16页 92K
描述
Dual bus buffer/line driver; 3-state

74LVC2G125GT 技术参数

是否Rohs认证: 符合生命周期:Transferred
零件包装代码:SON包装说明:1 X 1.95 MM, 0.50 MM HEIGHT, 0.50 MM PITCH, PLASTIC, MO-252, SOT833-1, SON-8
针数:8Reach Compliance Code:compliant
HTS代码:8542.39.00.01风险等级:5.2
控制类型:ENABLE LOW系列:LVC/LCX/Z
JESD-30 代码:R-PDSO-N8JESD-609代码:e3
长度:1.95 mm负载电容(CL):50 pF
逻辑集成电路类型:BUS DRIVER最大I(ol):0.024 A
湿度敏感等级:1位数:1
功能数量:2端口数量:2
端子数量:8最高工作温度:125 °C
最低工作温度:-40 °C输出特性:3-STATE
输出极性:TRUE封装主体材料:PLASTIC/EPOXY
封装代码:VSON封装等效代码:SOLCC8,.04,20
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, VERY THIN PROFILE
峰值回流温度(摄氏度):260电源:3.3 V
Prop。Delay @ Nom-Sup:5.5 ns传播延迟(tpd):11.4 ns
认证状态:Not Qualified座面最大高度:0.5 mm
子类别:Bus Driver/Transceivers最大供电电压 (Vsup):5.5 V
最小供电电压 (Vsup):1.65 V标称供电电压 (Vsup):3.3 V
表面贴装:YES技术:CMOS
温度等级:AUTOMOTIVE端子面层:Tin (Sn)
端子形式:NO LEAD端子节距:0.5 mm
端子位置:DUAL处于峰值回流温度下的最长时间:30
宽度:1 mmBase Number Matches:1

74LVC2G125GT 数据手册

 浏览型号74LVC2G125GT的Datasheet PDF文件第2页浏览型号74LVC2G125GT的Datasheet PDF文件第3页浏览型号74LVC2G125GT的Datasheet PDF文件第4页浏览型号74LVC2G125GT的Datasheet PDF文件第5页浏览型号74LVC2G125GT的Datasheet PDF文件第6页浏览型号74LVC2G125GT的Datasheet PDF文件第7页 
74LVC2G125  
Dual bus buffer/line driver; 3-state  
Rev. 08 — 7 September 2007  
Product data sheet  
1. General description  
The 74LVC2G125 provides a dual non-inverting buffer/line driver with 3-state output.  
The 3-state output is controlled by the output enable input (pin nOE). A HIGH-level at pin  
nOE causes the output to assume a high-impedance OFF-state. Schmitt trigger action at  
all inputs makes the circuit highly tolerant of slower input rise and fall times.  
Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these  
devices as translators in a mixed 3.3 V and 5 V environment.  
This device is fully specified for partial power-down applications using IOFF. The IOFF  
circuitry disables the output, preventing the damaging backflow current through the device  
when it is powered down.  
2. Features  
Wide supply voltage range from 1.65 V to 5.5 V  
5 V tolerant input/output for interfacing with 5 V logic  
High noise immunity  
Complies with JEDEC standard:  
JESD8-7 (1.65 V to 1.95 V)  
JESD8-5 (2.3 V to 2.7 V)  
JESD8-B/JESD36 (2.7 V to 3.6 V)  
ESD protection:  
HBM EIA/JESD22-A114E exceeds 2000 V  
MM EIA/JESD22-A115-A exceeds 200 V  
±24 mA output drive (VCC = 3.0 V)  
CMOS low-power consumption  
Latch-up performance exceeds 250 mA  
Direct interface with TTL levels  
Inputs accept voltages up to 5 V  
Multiple package options  
Specified from 40 °C to +85 °C and 40 °C to +125 °C  

74LVC2G125GT 替代型号

型号 品牌 替代类型 描述 数据表
74LVC2G125GD NXP

功能相似

Dual bus buffer/line driver; 3-state

与74LVC2G125GT相关器件

型号 品牌 获取价格 描述 数据表
74LVC2G125GT,115 NXP

获取价格

74LVC2G125 - Dual bus buffer/line driver; 3-state SON 8-Pin
74LVC2G125HD4-7 DIODES

获取价格

DUAL BUFFER GATE WITH 3-STATE OUTPUTS
74LVC2G125HK3-7 DIODES

获取价格

DUAL BUFFER GATE WITH 3-STATE OUTPUTS
74LVC2G125-Q100 NEXPERIA

获取价格

Dual bus buffer/line driver; 3-state
74LVC2G125RA3-7 DIODES

获取价格

DUAL BUFFER GATE WITH 3-STATE OUTPUTS
74LVC2G126 NXP

获取价格

Dual bus buffer/line driver; 3-state
74LVC2G126 DIODES

获取价格

Dual 3-State Buffer OE LOW
74LVC2G126_08 NXP

获取价格

Dual bus buffer/line driver; 3-state
74LVC2G126DC NXP

获取价格

Dual bus buffer/line driver; 3-state
74LVC2G126DC PHILIPS

获取价格

Bus Driver, 1-Func, 2-Bit, True Output, CMOS, PDSO8