5秒后页面跳转
74LVC1G386DCKRG4 PDF预览

74LVC1G386DCKRG4

更新时间: 2024-11-16 21:54:11
品牌 Logo 应用领域
德州仪器 - TI 石英晶振输入元件
页数 文件大小 规格书
12页 268K
描述
SINGLE 3-INPUT POSITIVE-XOR GATE

74LVC1G386DCKRG4 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Active零件包装代码:SOIC
包装说明:TSSOP, TSSOP6,.08针数:6
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.39.00.01Factory Lead Time:6 weeks
风险等级:1.15系列:LVC/LCX/Z
JESD-30 代码:R-PDSO-G6JESD-609代码:e4
长度:2 mm负载电容(CL):50 pF
逻辑集成电路类型:XOR GATE最大I(ol):0.032 A
湿度敏感等级:1功能数量:1
输入次数:3端子数量:6
最高工作温度:125 °C最低工作温度:-40 °C
输出特性:3-STATE封装主体材料:PLASTIC/EPOXY
封装代码:TSSOP封装等效代码:TSSOP6,.08
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
包装方法:TR峰值回流温度(摄氏度):260
电源:3.3 V最大电源电流(ICC):0.01 mA
Prop。Delay @ Nom-Sup:5 ns传播延迟(tpd):12 ns
认证状态:Not Qualified施密特触发器:NO
座面最大高度:1.1 mm子类别:Gates
最大供电电压 (Vsup):5.5 V最小供电电压 (Vsup):1.65 V
标称供电电压 (Vsup):1.8 V表面贴装:YES
技术:CMOS温度等级:AUTOMOTIVE
端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)端子形式:GULL WING
端子节距:0.65 mm端子位置:DUAL
处于峰值回流温度下的最长时间:NOT SPECIFIED宽度:1.25 mm
Base Number Matches:1

74LVC1G386DCKRG4 数据手册

 浏览型号74LVC1G386DCKRG4的Datasheet PDF文件第2页浏览型号74LVC1G386DCKRG4的Datasheet PDF文件第3页浏览型号74LVC1G386DCKRG4的Datasheet PDF文件第4页浏览型号74LVC1G386DCKRG4的Datasheet PDF文件第5页浏览型号74LVC1G386DCKRG4的Datasheet PDF文件第6页浏览型号74LVC1G386DCKRG4的Datasheet PDF文件第7页 
SN74LVC1G386  
SINGLE 3-INPUT POSITIVE-XOR GATE  
www.ti.com  
SCES439CAPRIL 2003REVISED APRIL 2005  
FEATURES  
DBV OR DCK PACKAGE  
(TOP VIEW)  
Available in the Texas Instruments  
NanoStar ™ and NanoFree™  
Packages  
1
2
3
6
5
4
A
GND  
B
C
V
Supports 5-V VCC Operation  
CC  
Y
Inputs Accept Voltages to 5.5 V  
Ioff Supports Partial-Power-Down Mode  
Operation  
YEP OR YZP PACKAGE  
(BOTTOM VIEW)  
Latch-Up Performance Exceeds 100 mA  
Per JESD 78, Class II  
3
2
1
4
5
6
B
GND  
A
Y
V
ESD Protection Exceeds JESD 22  
– 2000-V Human-Body Model (A114-A)  
– 200-V Machine Model (A115-A)  
CC  
C
– 1000-V Charged-Device Model (C101)  
DESCRIPTION/ORDERING INFORMATION  
The SN74LVC1G386 performs the Boolean function Y = A  
B
C in positive logic.  
NanoStar™ and NanoFree™ package technology is a major breakthrough in IC packaging concepts, using the  
die as the package.  
This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs,  
preventing damaging current backflow through the device when it is powered down.  
ORDERING INFORMATION  
TA  
PACKAGE(1)  
ORDERABLE PART NUMBER  
TOP-SIDE MARKING(2)  
NanoStar™ – WCSP (DSBGA)  
0.23-mm Large Bump – YEP  
SN74LVC1G386YEPR  
Tape and reel  
_ _ _C8_  
NanoFree™ – WCSP (DSBGA)  
0.23-mm Large Bump – YZP (Pb-free)  
SN74LVC1G386YZPR  
–40°C to 85°C  
SOT (SOT-23) – DBV  
SOT (SC-70) – DCK  
Tape and reel SN74LVC1G386DBVR  
Tape and reel SN74LVC1G386DCKR  
CC6_  
C8_  
(1) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at  
www.ti.com/sc/package.  
(2) DBV/DCK: The actual top-side marking has one additional character that designates the assembly/test site.  
YEP/YZP: The actual top-side marking has three preceding characters to denote year, month, and sequence code, and one following  
character to designate the assembly/test site. Pin 1 identifier indicates solder-bump composition (1 = SnPb, = Pb-free).  
FUNCTION TABLE  
INPUTS  
OUTPUT  
Y
A
L
B
L
C
L
L
H
H
L
L
L
H
L
L
H
H
L
L
H
L
H
H
H
H
H
L
L
H
L
H
H
L
H
H
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas  
Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
NanoStar, NanoFree are trademarks of Texas Instruments.  
PRODUCTION DATA information is current as of publication date.  
Copyright © 2003–2005, Texas Instruments Incorporated  
Products conform to specifications per the terms of the Texas  
Instruments standard warranty. Production processing does not  
necessarily include testing of all parameters.  

74LVC1G386DCKRG4 替代型号

型号 品牌 替代类型 描述 数据表
74LVC1G386DCKRE4 TI

完全替代

LVC/LCX/Z SERIES, 3-INPUT XOR GATE, PDSO6, GREEN, PLASTIC, SC-70, 6 PIN
SN74LVC1G386DCKR TI

完全替代

SINGLE 3-INPUT POSITIVE-XOR GATE
74LVC1G386GW,125 NXP

类似代替

74LVC1G386 - 3-input EXCLUSIVE-OR gate TSSOP 6-Pin

与74LVC1G386DCKRG4相关器件

型号 品牌 获取价格 描述 数据表
74LVC1G386GV NXP

获取价格

3-input EXCLUSIVE-OR gate
74LVC1G386GV NEXPERIA

获取价格

3-input EXCLUSIVE-OR gateProduction
74LVC1G386GW NXP

获取价格

3-input EXCLUSIVE-OR gate
74LVC1G386GW NEXPERIA

获取价格

3-input EXCLUSIVE-OR gateProduction
74LVC1G386GW,125 NXP

获取价格

74LVC1G386 - 3-input EXCLUSIVE-OR gate TSSOP 6-Pin
74LVC1G386GW-Q100 NEXPERIA

获取价格

3-input EXCLUSIVE-OR gateProduction
74LVC1G38GF NXP

获取价格

2-input NAND gate; open drain
74LVC1G38GF,132 NXP

获取价格

74LVC1G38 - 2-input NAND gate; open drain SON 6-Pin
74LVC1G38GM NXP

获取价格

2-input NAND gate; open drain
74LVC1G38GM NEXPERIA

获取价格

2-input NAND gate; open drainProduction