5秒后页面跳转
74LVC161284DLRG4 PDF预览

74LVC161284DLRG4

更新时间: 2024-11-20 04:02:07
品牌 Logo 应用领域
德州仪器 - TI 线路驱动器或接收器驱动程序和接口接口集成电路光电二极管
页数 文件大小 规格书
12页 206K
描述
19-BIT BUS INTERFACE

74LVC161284DLRG4 技术参数

是否Rohs认证: 符合生命周期:Obsolete
零件包装代码:SSOP包装说明:0.300 INCH, GREEN, PLASTIC, SSOP-48
针数:48Reach Compliance Code:compliant
ECCN代码:EAR99HTS代码:8542.39.00.01
风险等级:5.37Is Samacsys:N
其他特性:CONTAINS 5 DRIVERS, 4 RECEIVERS AND EIGHT BI-DIRECTIONAL LINES差分输出:NO
驱动器位数:8输入特性:SCHMITT TRIGGER
接口集成电路类型:LINE TRANSCEIVER接口标准:IEEE 1284
JESD-30 代码:R-PDSO-G48JESD-609代码:e4
长度:15.875 mm湿度敏感等级:1
功能数量:1端子数量:48
最高工作温度:70 °C最低工作温度:
封装主体材料:PLASTIC/EPOXY封装代码:SSOP
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, SHRINK PITCH
峰值回流温度(摄氏度):260认证状态:Not Qualified
最大接收延迟:40 ns接收器位数:8
座面最大高度:2.79 mm最大供电电压:3.6 V
最小供电电压:3 V标称供电电压:3.3 V
电源电压1-最大:5.5 V电源电压1-分钟:3 V
电源电压1-Nom:5 V表面贴装:YES
技术:CMOS温度等级:COMMERCIAL
端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)端子形式:GULL WING
端子节距:0.635 mm端子位置:DUAL
处于峰值回流温度下的最长时间:NOT SPECIFIED最大传输延迟:40 ns
宽度:7.5 mmBase Number Matches:1

74LVC161284DLRG4 数据手册

 浏览型号74LVC161284DLRG4的Datasheet PDF文件第2页浏览型号74LVC161284DLRG4的Datasheet PDF文件第3页浏览型号74LVC161284DLRG4的Datasheet PDF文件第4页浏览型号74LVC161284DLRG4的Datasheet PDF文件第5页浏览型号74LVC161284DLRG4的Datasheet PDF文件第6页浏览型号74LVC161284DLRG4的Datasheet PDF文件第7页 
ꢀꢁ ꢂꢃ ꢄꢅ ꢆꢇ ꢈꢇ ꢉꢊ ꢃ  
ꢇ ꢋ ꢌꢍꢎ ꢏ ꢍꢐꢀ ꢎꢁ ꢏꢑ ꢒꢓꢔ ꢆꢑ  
SCAS583J − NOVEMBER 1996 − REVISED FEBRUARY 2005  
DGG OR DL PACKAGE  
(TOP VIEW)  
D
D
D
1.4-kPullup Resistors Integrated on All  
Open-Drain Outputs Eliminate the Need for  
Discrete Resistors  
HD  
A9  
1
48 DIR  
47 Y9  
ESD Protection Exceeds 2000 V Per  
MIL-STD-883, Method 3015; Exceeds 200 V  
Using Machine Model (C = 200 pF, R = 0)  
2
A10  
A11  
A12  
A13  
3
46 Y10  
45 Y11  
4
Designed for the IEEE Std 1284-I (Level 1  
Type) and IEEE Std 1284-II (Level 2 Type)  
Electrical Specifications  
5
44  
Y12  
6
43 Y13  
7
42  
41  
40  
39  
38  
37  
36  
35  
34  
33  
32  
31  
30  
29  
28  
27  
26  
25  
V
V
CABLE  
CC  
CC  
A1  
D
D
Flow-Through Architecture Optimizes PCB  
Layout  
8
B1  
B2  
GND  
B3  
B4  
B5  
B6  
GND  
B7  
B8  
9
A2  
GND  
A3  
Package Options Include Plastic 300-mil  
Shrink Small-Outline (DL) and Thin-Shrink  
Small-Outline (DGG) Packages  
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
20  
21  
22  
23  
24  
A4  
A5  
A6  
description/ordering information  
GND  
A7  
The SN74LVC161284 is designed for 3-V to 3.6-V  
V
operation.  
This  
device  
provides  
CC  
A8  
asynchronous two-way communication between  
data buses. The control-function implementation  
minimizes external timing requirements.  
V
V
CABLE  
CC  
CC  
PERI LOGIC IN  
PERI LOGIC OUT  
C14  
C15  
C16  
A14  
A15  
A16  
A17  
This device has eight bidirectional bits; data can  
flow in the A-to-B direction when DIR is high and  
in the B-to-A direction when DIR is low. This  
device also has five drivers, which drive the cable  
side, and four receivers. The SN74LVC161284  
has one receiver dedicated to the HOST LOGIC  
line and a driver to drive the PERI LOGIC line.  
C17  
HOST LOGIC OUT  
HOST LOGIC IN  
The output drive mode is determined by the high-drive (HD) control pin. When HD is high, the outputs are in  
a totem-pole configuration, and in an open-drain configuration when HD is low. This meets the drive  
requirements as specified in the IEEE Std 1284-I (level 1 type) and IEEE Std 1284-II (level 2 type) parallel  
peripheral-interface specifications. Except for HOST LOGIC IN and PERI LOGIC OUT, all cable-side pins have  
a 1.4-kintegrated pullup resistor. The pullup resistor is switched off if the associated output driver is in the low  
state or if the output voltage is above V  
CABLE. If V  
CABLE is off, PERI LOGIC OUT is set to low.  
CC  
CC  
The device has two supply voltages. V  
is designed for 3-V to 3.6-V operation. V  
CABLE supplies the inputs  
CC  
CC  
and output buffers of the cable side only and is designed for 3-V to 3.6-V and for 4.7-V to 5.5-V operation. Even  
when V CABLE is 3 V to 3.6 V, the cable-side I/O pins are 5-V tolerant.  
CC  
The SN74LVC161284 is characterized for operation from 0°C to 70°C.  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
ꢏꢣ  
Copyright 2005 Texas Instruments Incorporated  
ꢟ ꢣ ꢠ ꢟꢘ ꢙꢭ ꢛꢚ ꢞ ꢦꢦ ꢤꢞ ꢜ ꢞ ꢝ ꢣ ꢟ ꢣ ꢜ ꢠ ꢨ  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  

74LVC161284DLRG4 替代型号

型号 品牌 替代类型 描述 数据表
SN74LVC161284DLR TI

类似代替

19-BIT BUS INTERFACE

与74LVC161284DLRG4相关器件

型号 品牌 获取价格 描述 数据表
74LVC161284PA IDT

获取价格

Bus Driver/Transceiver, 1-Func, 8-Bit, True Output, CMOS, PDSO48
74LVC161284PV IDT

获取价格

Bus Driver/Transceiver, 1-Func, 8-Bit, True Output, CMOS, PDSO48
74LVC161284TTR STMICROELECTRONICS

获取价格

LOW VOLTAGE HIGH SPEED IEEE1284 TRANSCEIVER
74LVC161BQ NEXPERIA

获取价格

Presettable synchronous 4-bit binary counter; asynchronous resetProduction
74LVC161D NXP

获取价格

Presettable synchronous 4-bit binary counter; asynchronous reset
74LVC161D NEXPERIA

获取价格

Presettable synchronous 4-bit binary counter; asynchronous resetProduction
74LVC161D,118 NXP

获取价格

74LVC161 - Presettable synchronous 4-bit binary counter; asynchronous reset SOP 16-Pin
74LVC161DB NXP

获取价格

Presettable synchronous 4-bit binary counter; asynchronous reset
74LVC161DB,112 NXP

获取价格

74LVC161 - Presettable synchronous 4-bit binary counter; asynchronous reset SSOP1 16-Pin
74LVC161DB,118 NXP

获取价格

74LVC161 - Presettable synchronous 4-bit binary counter; asynchronous reset SSOP1 16-Pin