5秒后页面跳转
74HCT257PW-T PDF预览

74HCT257PW-T

更新时间: 2024-11-20 13:04:59
品牌 Logo 应用领域
恩智浦 - NXP 复用器
页数 文件大小 规格书
17页 177K
描述
IC HCT SERIES, QUAD 2 LINE TO 1 LINE MULTIPLEXER, TRUE OUTPUT, PDSO16, 4.40 MM, PLASTIC, MO-153, SOT-403-1, TSSOP-16, Multiplexer/Demultiplexer

74HCT257PW-T 技术参数

Source Url Status Check Date:2013-06-14 00:00:00是否Rohs认证: 符合
生命周期:Transferred零件包装代码:TSSOP
包装说明:4.40 MM, PLASTIC, MO-153, SOT-403-1, TSSOP-16针数:16
Reach Compliance Code:unknownHTS代码:8542.39.00.01
风险等级:5.22系列:HCT
JESD-30 代码:R-PDSO-G16JESD-609代码:e4
长度:5 mm负载电容(CL):50 pF
逻辑集成电路类型:MULTIPLEXER湿度敏感等级:1
功能数量:4输入次数:2
输出次数:1端子数量:16
最高工作温度:125 °C最低工作温度:-40 °C
输出特性:3-STATE输出极性:TRUE
封装主体材料:PLASTIC/EPOXY封装代码:TSSOP
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度):260传播延迟(tpd):45 ns
认证状态:Not Qualified座面最大高度:1.1 mm
最大供电电压 (Vsup):5.5 V最小供电电压 (Vsup):4.5 V
标称供电电压 (Vsup):5 V表面贴装:YES
技术:CMOS温度等级:AUTOMOTIVE
端子面层:NICKEL PALLADIUM GOLD端子形式:GULL WING
端子节距:0.65 mm端子位置:DUAL
处于峰值回流温度下的最长时间:30宽度:4.4 mm
Base Number Matches:1

74HCT257PW-T 数据手册

 浏览型号74HCT257PW-T的Datasheet PDF文件第2页浏览型号74HCT257PW-T的Datasheet PDF文件第3页浏览型号74HCT257PW-T的Datasheet PDF文件第4页浏览型号74HCT257PW-T的Datasheet PDF文件第5页浏览型号74HCT257PW-T的Datasheet PDF文件第6页浏览型号74HCT257PW-T的Datasheet PDF文件第7页 
74HC257; 74HCT257  
Quad 2-input multiplexer; 3-state  
Rev. 05 — 13 January 2010  
Product data sheet  
1. General description  
The 74HC257; 74HCT257 are high-speed Si-gate CMOS devices and are pin compatible  
with Low-power Schottky TTL (LSTTL).  
The 74HC257 and 74HCT257 have four identical 2-input multiplexers with 3-state outputs,  
which select 4 bits of data from two sources and are controlled by a common data select  
input (S).  
The data inputs from source 0 (1I0 to 4I0) are selected when input S is LOW and the data  
inputs from source 1 (1I1 to 4I1) are selected when S is HIGH. Data appears at the  
outputs (1Y to 4Y) in true (non-inverting) form from the selected inputs.  
The 74HC257 and 74HCT257 are the logic implementation of a 4-pole, 2-position switch,  
where the position of the switch is determined by the logic levels applied to S. The outputs  
are forced to a high-impedance OFF-state when OE is HIGH.  
The logic equations for the outputs are:  
1Y = OE • (1I1 S 1I0 S)  
2Y = OE • (2I1 S 2I0 S)  
3Y = OE • (3I1 S 3I0 S)  
4Y = OE • (4I1 S 4I0 S)  
Except for their non-inverting (true) outputs the 74HC257; 74HCT257 are identical to the  
74HC258.  
2. Features  
„ Non-inverting data path  
„ 3-state outputs interface directly with system bus  
„ Complies with JEDEC standard no. 7A  
„ ESD protection:  
‹ HBM JESD22-A114E exceeds 2000 V  
‹ MM JESD22-A115-A exceeds 200 V  
„ Multiple package options  
„ Specified from 40 °C to +85 °C and from 40 °C to +125 °C  

与74HCT257PW-T相关器件

型号 品牌 获取价格 描述 数据表
74HCT258 NXP

获取价格

Quad 2-input multiplexer; 3-state; inverting
74HCT258D NXP

获取价格

Quad 2-input multiplexer; 3-state; inverting
74HCT258D PHILIPS

获取价格

Multiplexer, 4-Func, 2 Line Input, CMOS, PDSO16,
74HCT258DB NXP

获取价格

IC HCT SERIES, QUAD 2 LINE TO 1 LINE MULTIPLEXER, INVERTED OUTPUT, PDSO16, Multiplexer/Dem
74HCT258DB-T NXP

获取价格

暂无描述
74HCT258D-T ETC

获取价格

2-Input Digital Multiplexer
74HCT258N NXP

获取价格

Quad 2-input multiplexer; 3-state; inverting
74HCT258NB NXP

获取价格

IC HCT SERIES, QUAD 2 LINE TO 1 LINE MULTIPLEXER, INVERTED OUTPUT, PDIP16, Multiplexer/Dem
74HCT259 NXP

获取价格

8-bit addressable latch
74HCT259BQ NXP

获取价格

8-bit addressable latch