5秒后页面跳转
74AUP1Z125GW-G PDF预览

74AUP1Z125GW-G

更新时间: 2024-11-18 12:59:03
品牌 Logo 应用领域
恩智浦 - NXP 线路驱动器或接收器驱动程序和接口接口集成电路
页数 文件大小 规格书
29页 136K
描述
IC AUP/ULP/V SERIES, 1-BIT DRIVER, INVERTED OUTPUT, PDSO6, PLASTIC, ROHS COMPLIANT, SOT-363, SC-88, 6 PIN, Bus Driver/Transceiver

74AUP1Z125GW-G 技术参数

是否Rohs认证: 符合生命周期:Obsolete
零件包装代码:SOT-363包装说明:PLASTIC, ROHS COMPLIANT, SOT-363, SC-88, 6 PIN
针数:6Reach Compliance Code:unknown
风险等级:5.42系列:AUP/ULP/V
JESD-30 代码:R-PDSO-G6JESD-609代码:e3
长度:2 mm逻辑集成电路类型:BUS DRIVER
湿度敏感等级:1位数:1
功能数量:1端口数量:2
端子数量:6最高工作温度:125 °C
最低工作温度:-40 °C输出特性:3-STATE
输出极性:INVERTED封装主体材料:PLASTIC/EPOXY
封装代码:TSSOP封装形状:RECTANGULAR
封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH峰值回流温度(摄氏度):260
传播延迟(tpd):17.9 ns认证状态:Not Qualified
座面最大高度:1.1 mm最大供电电压 (Vsup):3.6 V
最小供电电压 (Vsup):0.8 V标称供电电压 (Vsup):1.1 V
表面贴装:YES技术:CMOS
温度等级:AUTOMOTIVE端子面层:TIN
端子形式:GULL WING端子节距:0.65 mm
端子位置:DUAL处于峰值回流温度下的最长时间:30
宽度:1.25 mmBase Number Matches:1

74AUP1Z125GW-G 数据手册

 浏览型号74AUP1Z125GW-G的Datasheet PDF文件第2页浏览型号74AUP1Z125GW-G的Datasheet PDF文件第3页浏览型号74AUP1Z125GW-G的Datasheet PDF文件第4页浏览型号74AUP1Z125GW-G的Datasheet PDF文件第5页浏览型号74AUP1Z125GW-G的Datasheet PDF文件第6页浏览型号74AUP1Z125GW-G的Datasheet PDF文件第7页 
74AUP1Z125  
Low-power X-tal driver with enable and internal resistor  
Rev. 02 — 7 August 2008  
Product data sheet  
1. General description  
The 74AUP1Z125 combines the functions of the 74AUP1GU04 and 74AUP1G125 with  
enable circuitry and an internal bias resistor to provide a device optimized for use in  
crystal oscillator applications.  
When not in use the EN input can be driven HIGH, pulling up the X1 input and putting the  
device in a low power disable mode. Schmitt trigger action at the EN input makes the  
circuit tolerant to slower input rise and fall times across the entire VCC range from 0.8 V to  
3.6 V.  
This device is fully specified for partial power-down applications using IOFF at output Y.  
The IOFF circuitry disables the output Y, preventing the damaging backflow current through  
the device when it is powered down.  
The integration of the two devices into the 74AUP1Z125 produces the benefits of a  
compact footprint, lower power dissipation and stable operation over a wide range of  
frequency and temperature.  
2. Features  
I Wide supply voltage range from 0.8 V to 3.6 V  
I High noise immunity  
I ESD protection:  
N HBM JESD22-A114E Class 3A exceeds 5000 V  
N MM JESD22-A115-A exceeds 200 V  
N CDM JESD22-C101C exceeds 1000 V  
I Latch-up performance exceeds 100 mA per JESD 78 Class II  
I Inputs accept voltages up to 3.6 V  
I Low noise overshoot and undershoot < 10 % of VCC  
I IOFF circuitry provides partial Power-down mode operation at output Y  
I Multiple package options  
I Specified from 40 °C to +85 °C and 40 °C to +125 °C  

74AUP1Z125GW-G 替代型号

型号 品牌 替代类型 描述 数据表
74AUP1Z125GW NEXPERIA

功能相似

Low-power X-tal driver with enable and internal resistor; 3-stateProduction

与74AUP1Z125GW-G相关器件

型号 品牌 获取价格 描述 数据表
74AUP2G00 NXP

获取价格

Low-power dual 2-input NAND gate
74AUP2G00 DIODES

获取价格

Dual 2 Input NAND Logic Gates
74AUP2G00DC NXP

获取价格

Low-power dual 2-input NAND gate
74AUP2G00DC NEXPERIA

获取价格

Low-power dual 2-input NAND gateProduction
74AUP2G00DC-G NXP

获取价格

Low-power dual 2-input NAND gate
74AUP2G00DC-Q100 NEXPERIA

获取价格

Low-power dual 2-input NAND gateProduction
74AUP2G00GD NXP

获取价格

Low-power dual 2-input NAND gate
74AUP2G00GD,125 NXP

获取价格

74AUP2G00 - Low-power dual 2-input NAND gate SON 8-Pin
74AUP2G00GM NXP

获取价格

Low-power dual 2-input NAND gate
74AUP2G00GM,125 NXP

获取价格

74AUP2G00 - Low-power dual 2-input NAND gate QFN 8-Pin