January 1992
Revised November 1999
74ABT2952
Octal Registered Transceiver
General Description
Features
The ABT2952 is an octal registered transceiver. Two 8-bit
back to back registers store data flowing in both directions
between two bidirectional buses. Separate clock, clock
enable and 3-STATE output enable signals are provided for
each register. The output pins are guaranteed to source 32
mA and to sink 64 mA.
■ Separate clock, clock enable and 3-STATE output
enable provided for each register
■ A and B output sink capability of 64 mA source capability
of 32 mA
■ Guaranteed output skew
■ Guaranteed multiple output switching specifications
■ Output switching specified for both 50 pF and 250 pF
loads
■ Guaranteed simultaneous switching noise level and
dynamic threshold performance
■ Guaranteed latchup protection
■ High impedance glitch free bus loading during entire
power up and power down cycle
■ Nondestructive hot insertion capability
Ordering Code:
Order Number
74ABT2952CSC
74ABT2952CMSA
74ABT2952CMTC
Package Number
M24B
Package Description
24-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300” Wide Body
24-Lead Shrink Small Outline Package (SSOP), EIAJ TYPE II, 5.3mm Wide
24-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
MSA24
MTC24
Device also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code.
Connection Diagram
Pin Descriptions
Pin Names
Description
A-Register Inputs/B-Register
3-STATE Outputs
A0–A7
B0–B7
B-Register Inputs/A-Register
3-STATE Outputs
OEA
CPA
CEA
OEB
CPB
CEB
Output Enable A-Register
A-Register Clock
A-Register Clock Enable
Output Enable B-Register
B-Register Clock
B-Register Clock Enable
© 1999 Fairchild Semiconductor Corporation
DS010969
www.fairchildsemi.com