5秒后页面跳转
72V231L15JG PDF预览

72V231L15JG

更新时间: 2024-11-26 17:51:11
品牌 Logo 应用领域
艾迪悌 - IDT 时钟先进先出芯片内存集成电路
页数 文件大小 规格书
14页 285K
描述
FIFO, 2KX9, 10ns, Synchronous, CMOS, PQCC32, GREEN, PLASTIC, LCC-32

72V231L15JG 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Active零件包装代码:QFJ
包装说明:QCCJ, LDCC32,.5X.6针数:32
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.32.00.71风险等级:5.22
最长访问时间:10 ns最大时钟频率 (fCLK):66.7 MHz
周期时间:15 nsJESD-30 代码:R-PQCC-J32
JESD-609代码:e3长度:13.9954 mm
内存密度:18432 bit内存集成电路类型:OTHER FIFO
内存宽度:9湿度敏感等级:1
功能数量:1端子数量:32
字数:2048 words字数代码:2000
工作模式:SYNCHRONOUS最高工作温度:70 °C
最低工作温度:组织:2KX9
可输出:YES封装主体材料:PLASTIC/EPOXY
封装代码:QCCJ封装等效代码:LDCC32,.5X.6
封装形状:RECTANGULAR封装形式:CHIP CARRIER
并行/串行:PARALLEL峰值回流温度(摄氏度):260
电源:3.3 V认证状态:Not Qualified
座面最大高度:3.556 mm最大待机电流:0.005 A
子类别:FIFOs最大压摆率:0.02 mA
最大供电电压 (Vsup):3.6 V最小供电电压 (Vsup):3 V
标称供电电压 (Vsup):3.3 V表面贴装:YES
技术:CMOS温度等级:COMMERCIAL
端子面层:Matte Tin (Sn) - annealed端子形式:J BEND
端子节距:1.27 mm端子位置:QUAD
处于峰值回流温度下的最长时间:30宽度:11.4554 mm
Base Number Matches:1

72V231L15JG 数据手册

 浏览型号72V231L15JG的Datasheet PDF文件第2页浏览型号72V231L15JG的Datasheet PDF文件第3页浏览型号72V231L15JG的Datasheet PDF文件第4页浏览型号72V231L15JG的Datasheet PDF文件第5页浏览型号72V231L15JG的Datasheet PDF文件第6页浏览型号72V231L15JG的Datasheet PDF文件第7页 
3.3 VOLT CMOS SyncFIFO™  
256 x 9, 512 x 9,  
1,024 x 9, 2,048 x 9,  
IDT72V201, IDT72V211  
IDT72V221, IDT72V231  
IDT72V241, IDT72V251  
4,096 x 9 and 8,192 x 9  
are very high-speed, low-power First-In, First-Out (FIFO) memories with  
clockedreadandwritecontrols.Thearchitecture,functionaloperationandpin  
assignments are identical to those of the IDT72201/72211/72221/72231/  
72241/72251,butoperateatapowersupplyvoltage(Vcc)between3.0Vand  
3.6V. These devices have a 256, 512, 1,024, 2,048, 4,096 and 8,192 x 9-  
bitmemoryarray,respectively.TheseFIFOsareapplicableforawidevariety  
ofdatabufferingneedssuchasgraphics,localareanetworksandinterprocessor  
communication.  
FEATURES:  
256 x 9-bit organization IDT72V201  
512 x 9-bit organization IDT72V211  
1,024 x 9-bit organization IDT72V221  
2,048 x 9-bit organization IDT72V231  
4,096 x 9-bit organization IDT72V241  
8,192 x 9-bit organization IDT72V251  
10 ns read/write cycle time  
These FIFOs have 9-bit input and output ports. The input port is  
controlled by a free-running clock (WCLK), and two Write Enable pins  
(WEN1, WEN2). Data is written into the Synchronous FIFO on every  
rising clock edge when the Write Enable pins are asserted. The output  
port is controlled by another clock pin (RCLK) and two Read Enable pins  
(REN1, REN2). The Read Clock can be tied to the Write Clock for single  
clock operation or the two clocks can run asynchronous of one another  
for dual-clock operation. An Output Enable pin (OE) is provided on the  
read port for three-state control of the output.  
TheSynchronousFIFOshavetwofixedflags,Empty(EF)andFull(FF).  
Twoprogrammableflags,Almost-Empty(PAE)andAlmost-Full(PAF),are  
provided for improved system control. The programmable flags default to  
Empty+7andFull-7forPAEandPAF,respectively.Theprogrammableflag  
offsetloadingiscontrolledbyasimplestatemachineandisinitiatedbyasserting  
the Load pin (LD).  
5V input tolerant  
Read and Write clocks can be independent  
Dual-Ported zero fall-through time architecture  
Empty and Full Flags signal FIFO status  
Programmable Almost-Empty and Almost-Full flags can be set to  
any depth  
Programmable Almost-Empty and Almost-Full flags default to  
Empty+7, and Full-7, respectively  
Output Enable puts output data bus in high-impedance state  
Advanced submicron CMOS technology  
Available in 32-pin plastic leaded chip carrier (PLCC) and 32-pin  
plastic Thin Quad FlatPack (TQFP)  
Industrial temperature range (–40°C to +85°C) is available  
Green parts available, see ordering information  
These FIFOs are fabricated using high-speed submicron CMOS  
technology.  
DESCRIPTION:  
TheIDT72V201/72V211/72V221/72V231/72V241/72V251SyncFIFOs™  
FUNCTIONAL BLOCK DIAGRAM  
D0 - D8  
WCLK  
WEN1  
WEN2  
LD  
INPUT REGISTER  
OFFSET REGISTER  
EF  
FLAG  
LOGIC  
PAE  
PAF  
FF  
WRITE CONTROL  
LOGIC  
RAM ARRAY  
256 x 9, 512 x 9,  
1,024 x 9, 2,048 x 9,  
4,096 x 9, 8,192 x 9  
READ POINTER  
WRITE POINTER  
READ CONTROL  
LOGIC  
OUTPUT REGISTER  
RESET LOGIC  
RCLK  
REN1  
REN2  
RS  
OE  
4092 drw 01  
Q0 - Q8  
IDTandtheIDTlogoareregisteredtrademarksofIntegratedDeviceTechnology,Inc.SyncFIFOisatrademarkofIntegratedDeviceTechnology,Inc.  
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES  
AUGUST 2013  
1
©2013 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.  
DSC-4092/6  

与72V231L15JG相关器件

型号 品牌 获取价格 描述 数据表
72V231L15JG8 IDT

获取价格

3.3 VOLT CMOS SyncFIFO
72V231L15JGI IDT

获取价格

FIFO, 2KX9, 10ns, Synchronous, CMOS, PQCC32, GREEN, PLASTIC, LCC-32
72V231L15JGI8 IDT

获取价格

3.3 VOLT CMOS SyncFIFO
72V231L15PFG IDT

获取价格

3.3 VOLT CMOS SyncFIFO
72V231L15PFG8 IDT

获取价格

FIFO, 2KX9, 10ns, Synchronous, CMOS, PQFP32, GREEN, PLASTIC, TQFP-32
72V231L15PFGI IDT

获取价格

3.3 VOLT CMOS SyncFIFO
72V231L15PFGI8 IDT

获取价格

3.3 VOLT CMOS SyncFIFO
72V231L20JG IDT

获取价格

FIFO, 2KX9, 12ns, Synchronous, CMOS, PQCC32, GREEN, PLASTIC, LCC-32
72V231L20JG8 IDT

获取价格

FIFO, 2KX9, 12ns, Synchronous, CMOS, PQCC32, GREEN, PLASTIC, LCC-32
72V231L20JGI IDT

获取价格

3.3 VOLT CMOS SyncFIFO