HIGH-SPEED 3.3V 128K x 36
SYNCHRONOUS
IDT70V7599S
BANK-SWITCHABLE
DUAL-PORT STATIC RAM
WITH 3.3V OR 2.5V INTERFACE
– 1.5ns setup to clock and 0.5ns hold on all control, data, and
address inputs @ 200MHz
Features:
◆
128K x 36 Synchronous Bank-Switchable Dual-ported
SRAM Architecture
– Data input, address, byte enable and control registers
– Self-timedwriteallowsfastcycletime
– 64 independent 2K x 36 banks
◆
◆
◆
◆
◆
Separate byte controls for multiplexed bus and bus
matching compatibility
– 4 megabits of memory on chip
◆
◆
Bank access controlled via bank address pins
High-speed data access
LVTTL- compatible, 3.3V (±150mV) power supply
for core
– Commercial: 3.4ns (200MHz)/3.6ns (166MHz)/
4.2ns (133MHz) (max.)
LVTTL compatible, selectable 3.3V (±150mV) or 2.5V (±100mV)
power supply for I/Os and control signals on each port
Industrial temperature range (-40°C to +85°C) is
available at 166MHz and 133MHz
– Industrial: 3.6ns (166MHz)/4.2ns (133MHz) (max.)
Selectable Pipelined or Flow-Through output mode
Counter enable and repeat features
Dual chip enables allow for depth expansion without
additional logic
◆
◆
◆
Available in a 208-pin Plastic Quad Flatpack (PQFP),
208-pin fine pitch Ball Grid Array (fpBGA), and 256-pin Ball
GridArray(BGA)
◆
Full synchronous operation on both ports
– 5ns cycle time, 200MHz operation (14Gbps bandwidth)
– Fast 3.4ns clock to data out
◆
◆
Supports JTAG features compliant with IEEE 1149.1
Green parts available, see ordering information
FunctionalBlockDiagram
PL/FT
L
PL/FT
OPT
CLK
ADS
CNTEN
REPEAT
R/W
CE0R
CE1R
BE3R
BE2R
BE1R
BE0R
R
OPT
L
R
CLK
ADS
CNTEN
L
L
L
R
R
R
REPEAT
L
R
R/W
L
R
MUX
CE0L
CE1L
BE3L
BE2L
BE1L
BE0L
CONTROL
LOGIC
CONTROL
LOGIC
2Kx36
MEMORY
ARRAY
(BANK 0)
OEL
OER
MUX
MUX
I/O
CONTROL
I/O
CONTROL
I/O0L-35L
I/O0R-35R
2Kx36
MEMORY
ARRAY
A
10R
0R
(BANK 1)
A
10L
ADDRESS
DECODE
ADDRESS
DECODE
A
A
0L
MUX
BA5R
BA4R
BA3R
BA2R
BA1R
BA0R
BA5L
BA4L
BA3L
BA2L
BA1L
BA0L
BANK
DECODE
BANK
DECODE
MUX
2Kx36
MEMORY
ARRAY
(BANK 63)
MUX
NOTE:
,
1. The Bank-Switchable dual-port uses a true SRAM
core instead of the traditional dual-port SRAM core.
As a result, it has unique operating characteristics.
Please refer to the functional description on page 19
for details.
5626 drw 01
TMS
TCK
TRST
TDI
TDO
JTAG
JUNE 2015
1
DSC 5626/7
©2015 Integrated Device Technology, Inc.