5秒后页面跳转
70V7599S200BC PDF预览

70V7599S200BC

更新时间: 2024-01-28 05:03:38
品牌 Logo 应用领域
艾迪悌 - IDT /
页数 文件大小 规格书
22页 225K
描述
HIGH-SPEED 3.3V 128K x 36 SYNCHRONOUS BANK-SWITCHABLE DUAL-PORT STATIC RAM WITH 3.3V OR 2.5V INTERFACE

70V7599S200BC 技术参数

生命周期:Active包装说明:,
Reach Compliance Code:compliant风险等级:5.8
Base Number Matches:1

70V7599S200BC 数据手册

 浏览型号70V7599S200BC的Datasheet PDF文件第2页浏览型号70V7599S200BC的Datasheet PDF文件第3页浏览型号70V7599S200BC的Datasheet PDF文件第4页浏览型号70V7599S200BC的Datasheet PDF文件第5页浏览型号70V7599S200BC的Datasheet PDF文件第6页浏览型号70V7599S200BC的Datasheet PDF文件第7页 
HIGH-SPEED 3.3V 128K x 36  
SYNCHRONOUS  
BANK-SWITCHABLE  
IDT70V7599S  
DUAL-PORT STATIC RAM  
WITH 3.3V OR 2.5V INTERFACE  
Š
Features:  
– 1.5ns setup to clock and 0.5ns hold on all control, data, and  
address inputs @ 200MHz  
Data input, address, byte enable and control registers  
– Self-timedwriteallowsfastcycletime  
Separate byte controls for multiplexed bus and bus  
matching compatibility  
LVTTL- compatible, 3.3V (±150mV) power supply  
for core  
LVTTL compatible, selectable 3.3V (±150mV) or 2.5V  
(±100mV) power supply for I/Os and control signals on  
each port  
Industrial temperature range (-40°C to +85°C) is  
available at 166MHz and 133MHz  
Available in a 208-pin Plastic Quad Flatpack (PQFP),  
208-pin fine pitch Ball Grid Array (fpBGA), and 256-pin Ball  
GridArray(BGA)  
128K x 36 Synchronous Bank-Switchable Dual-ported  
SRAM Architecture  
64 independent 2K x 36 banks  
– 4 megabits of memory on chip  
Bank access controlled via bank address pins  
High-speed data access  
– Commercial:3.4ns (200MHz)/3.6ns (166MHz)/  
4.2ns (133MHz) (max.)  
Industrial: 3.6ns (166MHz)/4.2ns (133MHz) (max.)  
Selectable Pipelined or Flow-Through output mode  
Counter enable and repeat features  
Dual chip enables allow for depth expansion without  
additional logic  
Full synchronous operation on both ports  
– 5ns cycle time, 200MHzoperation(14Gbps bandwidth)  
– Fast 3.4ns clock to data out  
Supports JTAG features compliant with IEEE 1149.1  
FunctionalBlockDiagram  
PL/FT  
L
PL/FT  
OPT  
CLK  
ADS  
CNTEN  
REPEAT  
R/W  
CE0R  
CE1R  
BE3R  
BE2R  
BE1R  
BE0R  
R
OPT  
L
R
CLK  
L
R
ADS  
L
R
CNTEN  
REPEAT  
R/W  
L
R
L
R
L
R
MUX  
CE0L  
CE1L  
BE3L  
BE2L  
BE1L  
BE0L  
CONTROL  
LOGIC  
CONTROL  
LOGIC  
2Kx36  
MEMORY  
ARRAY  
(BANK 0)  
OEL  
OER  
MUX  
MUX  
I/O  
CONTROL  
I/O  
CONTROL  
I/O0L-35L  
I/O0R-35R  
2Kx36  
MEMORY  
ARRAY  
A
10R  
0R  
(BANK 1)  
A
10L  
ADDRESS  
DECODE  
ADDRESS  
DECODE  
A
A
0L  
MUX  
BA5R  
BA4R  
BA3R  
BA2R  
BA1R  
BA0R  
BA5L  
BA4L  
BA3L  
BA2L  
BA1L  
BA0L  
BANK  
DECODE  
BANK  
DECODE  
MUX  
2Kx36  
MEMORY  
ARRAY  
(BANK 63)  
NOTE:  
MUX  
1. The Bank-Switchable dual-port uses a true SRAM  
core instead of the traditional dual-port SRAM core.  
As a result, it has unique operating characteristics.  
Please refer to the functional description on page 19  
for details.  
,
5626 drw 01  
TMS  
TCK  
TRST  
TDI  
TDO  
JTAG  
JANUARY 2009  
1
DSC 5626/6  
©2009IntegratedDeviceTechnology,Inc.  

与70V7599S200BC相关器件

型号 品牌 描述 获取价格 数据表
70V7599S200BCG IDT 暂无描述

获取价格

70V7599S200BCG8 IDT Dual-Port SRAM, 128KX36, 3.4ns, CMOS, PBGA256, 17 X 17 MM, 1.40 MM HEIGHT, 1 MM PITCH, GRE

获取价格

70V7599S200BCGI IDT HIGH-SPEED 3.3V 128K x 36 SYNCHRONOUS BANK-SWITCHABLE DUAL-PORT STATIC RAM

获取价格

70V7599S200BCGI8 IDT HIGH-SPEED 3.3V 128K x 36 SYNCHRONOUS BANK-SWITCHABLE DUAL-PORT STATIC RAM

获取价格

70V7599S200BCI IDT HIGH-SPEED 3.3V 128K x 36 SYNCHRONOUS BANK-SWITCHABLE DUAL-PORT STATIC RAM WITH 3.3V OR 2.

获取价格

70V7599S200BF IDT HIGH-SPEED 3.3V 128K x 36 SYNCHRONOUS BANK-SWITCHABLE DUAL-PORT STATIC RAM WITH 3.3V OR 2.

获取价格