5秒后页面跳转
5962-8973501SA PDF预览

5962-8973501SA

更新时间: 2024-02-19 02:51:31
品牌 Logo 应用领域
美国国家半导体 - NSC 输出元件逻辑集成电路触发器
页数 文件大小 规格书
8页 176K
描述
IC ACT SERIES, POSITIVE EDGE TRIGGERED D FLIP-FLOP, TRUE OUTPUT, CDFP20, CERPACK-20, FF/Latch

5962-8973501SA 技术参数

是否Rohs认证: 不符合生命周期:Obsolete
包装说明:DFP, FL20,.3Reach Compliance Code:unknown
HTS代码:8542.39.00.01风险等级:5.25
系列:ACTJESD-30 代码:R-GDFP-F20
JESD-609代码:e0负载电容(CL):50 pF
逻辑集成电路类型:D FLIP-FLOP最大频率@ Nom-Sup:85000000 Hz
最大I(ol):0.024 A位数:8
功能数量:1端子数量:20
最高工作温度:125 °C最低工作温度:-55 °C
输出极性:TRUE封装主体材料:CERAMIC, GLASS-SEALED
封装代码:DFP封装等效代码:FL20,.3
封装形状:RECTANGULAR封装形式:FLATPACK
峰值回流温度(摄氏度):NOT SPECIFIED电源:5 V
传播延迟(tpd):10 ns认证状态:Not Qualified
筛选级别:MIL-STD-883座面最大高度:2.286 mm
子类别:FF/Latches最大供电电压 (Vsup):5.5 V
最小供电电压 (Vsup):4.5 V标称供电电压 (Vsup):5 V
表面贴装:YES技术:CMOS
温度等级:MILITARY端子面层:Tin/Lead (Sn/Pb) - hot dipped
端子形式:FLAT端子节距:1.27 mm
端子位置:DUAL处于峰值回流温度下的最长时间:NOT SPECIFIED
触发器类型:POSITIVE EDGE宽度:6.731 mm
最小 fmax:95 MHz

5962-8973501SA 数据手册

 浏览型号5962-8973501SA的Datasheet PDF文件第2页浏览型号5962-8973501SA的Datasheet PDF文件第3页浏览型号5962-8973501SA的Datasheet PDF文件第4页浏览型号5962-8973501SA的Datasheet PDF文件第5页浏览型号5962-8973501SA的Datasheet PDF文件第6页浏览型号5962-8973501SA的Datasheet PDF文件第7页 
August 1998  
54ACTQ273  
Quiet Series Octal D Flip-Flop  
performance. FACT Quiet Series features GTO output  
control and undershoot corrector in addition to a split ground  
bus for superior performance.  
General Description  
The ACTQ273 has eight edge-triggered D-type flip-flops with  
individual D inputs and Q outputs. The common buffered  
Clock (CP) and Master Reset (MR) input load and reset  
(clear) all flip-flops simultaneously.  
Features  
n ICC reduced by 50%  
The register is fully edge-triggered. The state of each D in-  
put, one setup time before the LOW-to-HIGH clock transi-  
tion, is transferred to the corresponding flip-flop’s Q output.  
n Guaranteed simultaneous switching noise level and  
dynamic threshold performance  
n Improved latch-up immunity  
All outputs will be forced LOW independently of Clock or  
Data inputs by a LOW voltage level on the MR input. The de-  
vice is useful for applications where the true output only is re-  
quired and the Clock and Master Reset are common to all  
storage elements.  
n Buffered common clock and asynchronous master reset  
n Outputs source/sink 24 mA  
n Faster prop delays than the standard ’AC/’ACT273  
n 4 kV minimum ESD immunity  
n Standard Microcircuit Drawing (SMD)  
5962-89735  
The ACTQ utilizes NSC Quiet Series technology to guaran-  
tee quiet output switching and improved dynamic threshold  
Logic Symbols  
IEEE/IEC  
DS100240-1  
DS100240-2  
Pin Names  
Description  
D0–D7  
MR  
Data Inputs  
Master Reset  
CP  
Clock Pulse Input  
Data Outputs  
Q0–Q7  
GTO is a trademark of National Semiconductor Corporation.  
FACT® is a registered trademark of Fairchild Semiconductor Corporation.  
FACT Quiet Series is a trademark of Fairchild Semiconductor Corporation.  
© 1998 National Semiconductor Corporation  
DS100240  
www.national.com  

与5962-8973501SA相关器件

型号 品牌 描述 获取价格 数据表
5962-8973501V2A ETC Octal D-Type Flip-Flop

获取价格

5962-8973501VRA ETC Octal D-Type Flip-Flop

获取价格

5962-8973501VSA ETC Octal D-Type Flip-Flop

获取价格

5962-89736012A TI ACT SERIES, QUAD 2-INPUT OR GATE, CQCC20, CERAMIC, LCC-20

获取价格

5962-89736012X WEDC OR Gate, ACT Series, 4-Func, 2-Input, CMOS, CQCC20

获取价格

5962-8973601CA TI ACT SERIES, QUAD 2-INPUT OR GATE, CDIP14, CERAMIC, DIP-14

获取价格