5秒后页面跳转
502-DPK PDF预览

502-DPK

更新时间: 2024-11-11 20:11:11
品牌 Logo 应用领域
艾迪悌 - IDT 时钟外围集成电路晶体
页数 文件大小 规格书
7页 176K
描述
Clock Generator, 190MHz, CMOS, DIE

502-DPK 技术参数

是否无铅: 含铅是否Rohs认证: 不符合
生命周期:Active零件包装代码:DIE
包装说明:DIE,Reach Compliance Code:compliant
ECCN代码:EAR99HTS代码:8542.39.00.01
风险等级:5.12其他特性:ALSO OPERATES AT 3.3V SUPPLY
JESD-30 代码:X-XUUC-NJESD-609代码:e0
最高工作温度:70 °C最低工作温度:
最大输出时钟频率:190 MHz封装主体材料:UNSPECIFIED
封装代码:DIE封装形状:UNSPECIFIED
封装形式:UNCASED CHIP峰值回流温度(摄氏度):NOT SPECIFIED
主时钟/晶体标称频率:50 MHz认证状态:Not Qualified
最大供电电压:5.5 V最小供电电压:4.5 V
标称供电电压:5 V表面贴装:YES
技术:CMOS温度等级:COMMERCIAL
端子面层:TIN LEAD端子形式:NO LEAD
端子位置:UPPER处于峰值回流温度下的最长时间:NOT SPECIFIED
uPs/uCs/外围集成电路类型:CLOCK GENERATOR, OTHERBase Number Matches:1

502-DPK 数据手册

 浏览型号502-DPK的Datasheet PDF文件第2页浏览型号502-DPK的Datasheet PDF文件第3页浏览型号502-DPK的Datasheet PDF文件第4页浏览型号502-DPK的Datasheet PDF文件第5页浏览型号502-DPK的Datasheet PDF文件第6页浏览型号502-DPK的Datasheet PDF文件第7页 
DATASHEET  
LOCO™ PLL CLOCK MULTIPLIER  
ICS502  
Description  
Features  
TM  
The ICS502 LOCO is the most cost effective way to  
Packaged as 8-pin SOIC or die  
Pb (lead) free package  
IDT’s lowest cost PLL clock  
Zero ppm multiplication error  
Easy to cascade with ICS5xx series  
Input crystal frequency of 5 – 27 MHz  
Input clock frequency of 2 – 50 MHz  
Output clock frequencies up to 190 MHz  
Low jitter – 50 ps one sigma  
Compatible with all popular CPUs  
Duty cycle of 45/55 up to 160 MHz  
Operating voltages of 3.0 to 5.5 V  
25 mA drive capability at TTL levels  
Industrial temperature version available  
Advanced, low-power CMOS process  
generate a high-quality, high-frequency clock output and a  
reference from a lower frequency crystal or clock input. The  
name LOCO stands for Low Cost Oscillator, as it is  
designed to replace crystal oscillators in most electronic  
systems. Using Phase-Locked Loop (PLL) techniques, the  
device uses a standard fundamental mode, inexpensive  
crystal to produce output clocks up to 160 MHz.  
Stored in the chip’s ROM is the ability to generate six  
different multiplication factors, allowing one chip to output  
many common frequencies (see table on page 2).  
This product is intended for clock generation. It has low  
output jitter (variation in the output period), but input to  
output skew and jitter are not defined or guaranteed. For  
applications which require defined input to output skew, use  
the ICS570B.  
Block Diagram  
VDD  
PLL Clock  
CLK  
Multiplier  
Circuitry and  
ROM  
2
S1, S0  
X1/ICLK  
Crystal or  
Crystal  
Clock input  
OScillator  
REF  
X2  
GND  
IDT™ / ICS™ LOCO™ PLL CLOCK MULTIPLIER  
1
ICS502  
REV M 051310  

与502-DPK相关器件

型号 品牌 获取价格 描述 数据表
502-DPKLF IDT

获取价格

Clock Generator, 190MHz, CMOS, DIE
502E1G1K LITTELFUSE

获取价格

Littelfuse低成本玻璃封装热敏电阻采用密封在玻璃封装(DO-35二极管式)中的超稳
502FG1J LITTELFUSE

获取价格

Littelfuse低成本玻璃封装热敏电阻采用密封在玻璃封装(DO-35二极管式)中的超稳
502FG1K LITTELFUSE

获取价格

Littelfuse低成本玻璃封装热敏电阻采用密封在玻璃封装(DO-35二极管式)中的超稳
502GCR050M ILLINOISCAPACITOR

获取价格

+85°C General Purpose Ceramic Disc Capacitors
502GCR050Z ILLINOISCAPACITOR

获取价格

+85°C General Purpose Ceramic Disc Capacitors
502GT-1 ETC

获取价格

THERMOPILE TYPE INFRARED SENSOR
502H42W680KQ4 JOHANSON

获取价格

Ceramic Capacitor, Ceramic, 5000V, 10% +Tol, 10% -Tol, X7R, -/+15ppm/Cel TC, 0.000068uF, 2
502H47W151ZQ4T JOHANSON

获取价格

Ceramic Capacitor, Ceramic, 5000V, 80% +Tol, 20% -Tol, X7R, -/+15ppm/Cel TC, 0.00015uF, 37
502H47W271KQ4H JOHANSON

获取价格

Ceramic Capacitor, Ceramic, 5000V, 10% +Tol, 10% -Tol, X7R, -/+15ppm/Cel TC, 0.00027uF, 37