5秒后页面跳转
3D7010-500 PDF预览

3D7010-500

更新时间: 2024-11-27 02:59:11
品牌 Logo 应用领域
DATADELAY 延迟线逻辑集成电路光电二极管输出元件
页数 文件大小 规格书
4页 240K
描述
MONOLITHIC 10-TAP FIXED DELAY LINE (SERIES 3D7010)

3D7010-500 技术参数

是否无铅:含铅是否Rohs认证:不符合
生命周期:Not Recommended零件包装代码:DIP
包装说明:DIP,针数:14
Reach Compliance Code:compliantHTS代码:8542.39.00.01
风险等级:5.73Is Samacsys:N
其他特性:MAX FAN OUT OF 10 74LS LOAD PER OUTPUT; MAX RISE TIME CAPTURED系列:CMOS/TTL
输入频率最大值(fmax):0.67 MHzJESD-30 代码:R-PDIP-T14
长度:19.305 mm负载电容(CL):25 pF
逻辑集成电路类型:SILICON DELAY LINE功能数量:1
抽头/阶步数:10端子数量:14
最高工作温度:70 °C最低工作温度:
输出极性:TRUE封装主体材料:PLASTIC/EPOXY
封装代码:DIP封装形状:RECTANGULAR
封装形式:IN-LINE峰值回流温度(摄氏度):NOT SPECIFIED
可编程延迟线:NO认证状态:Not Qualified
座面最大高度:4.58 mm最大供电电压 (Vsup):5.25 V
最小供电电压 (Vsup):4.75 V标称供电电压 (Vsup):5 V
表面贴装:NO技术:CMOS
温度等级:COMMERCIAL端子形式:THROUGH-HOLE
端子节距:2.54 mm端子位置:DUAL
处于峰值回流温度下的最长时间:NOT SPECIFIED总延迟标称(td):500 ns
宽度:7.62 mmBase Number Matches:1

3D7010-500 数据手册

 浏览型号3D7010-500的Datasheet PDF文件第2页浏览型号3D7010-500的Datasheet PDF文件第3页浏览型号3D7010-500的Datasheet PDF文件第4页 
3D7010  
MONOLITHIC 10-TAP  
FIXED DELAY LINE  
(SERIES 3D7010)  
FEATURES  
PACKAGES  
All-silicon, low-power CMOS technology*  
TTL/CMOS compatible inputs and outputs  
Vapor phase, IR and wave solderable  
Auto-insertable (DIP package)  
IN  
N/C  
O2  
O4  
O6  
VDD  
O1  
O3  
O5  
O7  
1
2
3
4
5
6
7
14  
13  
12  
11  
10  
9
IN  
N/C  
N/C  
O2  
1
2
3
4
5
6
7
8
16  
15  
14  
13  
12  
11  
10  
9
VDD  
N/C  
O1  
Low ground bounce noise  
O3  
Leading- and trailing-edge accuracy  
Delay range: 8 through 500ns  
O4  
O5  
O8  
GND  
O9  
O10  
O6  
O7  
O8  
O9  
Delay tolerance: 5% or 2ns  
8
GND  
O10  
Temperature stability: ±3% typical (0C-70C)  
Vdd stability: ±2% typical (4.75V-5.25V)  
Minimum input pulse width: 20% of total  
delay  
3D7010 DIP  
3D7010G Gull-Wing  
3D7010S  
SOL (300 Mil)  
For mechanical dimensions, click here.  
PIN DESCRIPTIONS  
FUNCTIONAL DESCRIPTION  
IN  
Delay Line Input  
The 3D7010 10-Tap Delay Line product family consists of fixed-delay  
CMOS integrated circuits. Each package contains a single delay line,  
tapped and buffered at 10 points spaced uniformly in time. Tap-to-tap  
(incremental) delay values can range from 8ns through 50ns. The input  
is reproduced at the outputs without inversion, shifted in time as per the  
user-specified dash number. The 3D7010 is TTL- and CMOS-  
compatible, capable of driving ten 74LS-type loads, and features both  
rising- and falling-edge accuracy.  
O1  
O2  
O3  
O4  
O5  
O6  
O7  
O8  
O9  
Tap 1 Output (10%)  
Tap 2 Output (20%)  
Tap 3 Output (30%)  
Tap 4 Output (40%)  
Tap 5 Output (50%)  
Tap 6 Output (60%)  
Tap 7 Output (70%)  
Tap 8 Output (80%)  
Tap 9 Output (90%)  
The all-CMOS 3D7010 integrated circuit has been designed as a  
reliable, economic alternative to hybrid TTL fixed delay lines. It is  
offered in a standard 14-pin auto-insertable DIP and a space saving  
surface mount 16-pin SOIC.  
O10 Tap 10 Output (100%)  
VDD +5 Volts  
GND Ground  
TABLE 1: PART NUMBER SPECIFICATIONS  
PART NUMBER  
TOLERANCES  
INPUT RESTRICTIONS  
DIP-14  
3D7010  
3D7010G  
-80  
SOIC-16  
TOTAL  
TAP-TO-TAP Max Operating Absolute Max  
Min Operating  
Absolute Min  
Oper. P.W.  
3D7010S  
DELAY  
(ns)  
DELAY  
(ns)  
Frequency  
Oper. Freq.  
Pulse Width  
-80  
-90  
4.17 MHz  
3.70 MHz  
3.33 MHz  
2.22 MHz  
1.67 MHz  
1.33 MHz  
1.11 MHz  
0.83 MHz  
0.67 MHz  
31.2 MHz  
27.8 MHz  
25.0 MHz  
16.7 MHz  
12.5 MHz  
10.0 MHz  
8.33 MHz  
6.25 MHz  
5.00 MHz  
120.0 ns  
135.0 ns  
150.0 ns  
225.0 ns  
300.0 ns  
375.0 ns  
450.0 ns  
600.0 ns  
750.0 ns  
16.0 ns  
18.0 ns  
20.0 ns  
30.0 ns  
40.0 ns  
50.0 ns  
60.0 ns  
80.0 ns  
100.0 ns  
80 ± 4.0  
8.0 ± 1.5  
-90  
90 ± 4.5  
9.0 ± 1.7  
10.0 ± 2.0  
15.0 ± 2.0  
20.0 ± 2.5  
25.0 ± 2.5  
30.0 ± 3.0  
40.0 ± 4.0  
50.0 ± 5.0  
-100  
-150  
-100  
-150  
-200  
-250  
-300  
-400  
-500  
100 ± 5.0  
150 ± 7.5  
200 ± 10.0  
250 ± 12.5  
300 ± 15.0  
400 ± 20.0  
500 ± 25.0  
-200  
-250  
-300  
-400  
-500  
NOTE: Any dash number between 80 and 500 not shown is also available.  
1996 Data Delay Devices  
Doc #96004  
12/2/96  
DATA DELAY DEVICES, INC.  
1
3 Mt. Prospect Ave. Clifton, NJ 07013  

与3D7010-500相关器件

型号 品牌 获取价格 描述 数据表
3D7010-60 DATADELAY

获取价格

Silicon Delay Line, 1-Func, 10-Tap, True Output, CMOS, PDIP14, 0.300 INCH, DIP-14
3D7010-75 DATADELAY

获取价格

Silicon Delay Line, 1-Func, 10-Tap, True Output, CMOS, PDIP14, 0.300 INCH, DIP-14
3D7010-80 DATADELAY

获取价格

MONOLITHIC 10-TAP FIXED DELAY LINE (SERIES 3D7010)
3D7010-90 DATADELAY

获取价格

MONOLITHIC 10-TAP FIXED DELAY LINE (SERIES 3D7010)
3D7010G DATADELAY

获取价格

MONOLITHIC 10-TAP FIXED DELAY LINE (SERIES 3D7010)
3D7010G100 ETC

获取价格

Logic IC
3D7010G-100 DATADELAY

获取价格

MONOLITHIC 10-TAP FIXED DELAY LINE (SERIES 3D7010)
3D7010G150 ETC

获取价格

Logic IC
3D7010G-150 DATADELAY

获取价格

MONOLITHIC 10-TAP FIXED DELAY LINE (SERIES 3D7010)
3D7010G200 ETC

获取价格

Logic IC